# Influence of the Cache Coherence Protocol on the Miss Rate

# Instructor

Dr. Mary Heejin Kim

# Reported by

Chao Chen Harsha Havalimane Jabar Sowemimo Riya Sharma Rong Ren

### 1. Introduction

This report introduces three different cache coherence protocols, the influence of these protocols on the cache data locality of the symmetric multiprocessor system, as well as the related experiment and analysis.

To better practice and verify the cache coherence knowledge we learned from Computer Architecture class, we conducted the experiment on top of a cache system simulation software SMPCache.

# 2. Background

### 2.1 SMPCache

SMPCache is a trace-driven simulator that provides a virtual environment for the cache memory system on symmetric multiprocessors machine [1].

The architecture of the virtual machine is configurable to users. Users can setup a single core or symmetric multi-core virtual machine with different cache/memory structures and hierarchies to study or verify how the cache system works practically.

Trace-driven means the simulation experiments can be conducted through executing the trace files on the configured virtual machine on SMPCache. A trace file is an ASCII data file for a Benchmark programs, which can be obtained from SMPCache website or generated by users' programs.

# 2.2 MSI, MESI and Dragon

SMPCache supports three types of cache coherence protocols: MSI, MESI and Dragon.

MSI is a basic cache-coherence protocol that operates in multiprocessor systems. The letters M-S-I in the protocol name identify the possible states in which a cache line can be [2].

The MESI protocol is a variant of the MSI protocol. MESI was designed to reduce the amount of traffic in the coherency interconnections(Bus). This is achieved by adding an "Exclusive" state to reduce the bus traffic caused by writing the blocks that only exist in one single cache [3].

Both MSI and MESI protocols are invalidate-based protocol, by which the cache controller invalidate its own copy of the updated memory block when a write operation to the same block is observed through the bus.

The Dragon cache coherence protocol is the schema used in the Xerox Dragon multiprocessor workstation, developed by Xerox PARC. This protocol uses a write-back policy [4]. The Dragon protocol includes five states of cache lines: Invalid, Clean, Shared-Clean, Dirty and Shared-Dirty.

Dragon uses write-update as the cache coherence policy when the updating happens on the shared cache line, which will update the latest copy of the memory block to other cache lines which share copies of the same memory location.

### 2.3 SMP & Parallel Program

To simulate all the features of symmetric multiprocessor machine, we use some parallel programs for the experiment.

SMP is the abbreviation for symmetric multiprocessor, which involves a symmetric hardware and software architecture where two or more identical processors connect to a single, shared main memory, have full access to all I/O devices, and are controlled by a single operating system instance that treats all processors equally. Most multiprocessor systems today use an SMP architecture [5].

Uniprocessor and SMP systems require different programming methods to achieve maximum performance. Programs running on SMP systems may experience an increase in performance even when they have been written for uniprocessor systems. This is because hardware interrupts usually suspends program execution while the kernel that handles them can execute on an idle processor instead. The effect in most applications is not so much a performance increase as the appearance that the program is running much more smoothly. Some applications, particularly compilers and some distributed computing projects, run faster by a factor of the number of additional processors.

Systems programmers must build support for SMP into the operating system, otherwise, the additional processors remain idle and the system functions as a uniprocessor system. To solve different problems and tasks, SMP applies multiple processors to that one problem, known as parallel programming.

Traditionally, computer software has been written for serial computation. To solve a problem, an algorithm is constructed and implemented as a serial stream of instructions. These instructions are executed on a central processing unit on one computer. Only one instruction may execute at a time after that instruction is finished, the next one is executed [6].

Parallel computing, on the other hand, uses multiple processing elements simultaneously to solve a problem. This is accomplished by breaking the problem into independent parts so that each processing element can execute its part of the algorithm simultaneously with the others. The

processing elements can be diverse and include resources such as a single computer with multiple processors, several networked computers, specialized hardware, or any combination of the above [7].

# 3. Experiment & Result

The experiment presented in this section is focus on the influence of different cache coherence protocols on the cache accessing miss rate of the parallel benchmark programs when it is running on a symmetric multiprocessor machine.

### 3.1 Architecture Configuration

We built up a symmetric multiprocessor virtual machine to enable all the parallel computing patterns in the test programs. On top of that, the tests of MSI, MESI and Dragon protocols are conducted to simulate the performance of the cache system.

Below list shows the configuration details of the symmetric multiprocessor virtual machine

- Processors in SMP = 8.
- Scheme for bus arbitration = LRU.
- Word wide (bits) = 16.
- Words by block = 32 (block size = 64 bytes).
- Blocks in main memory = 524288 (main memory size = 32 MB).
- Blocks in cache = 256 (cache size = 16 KB).
- Mapping = Set-Associative.
- Cache sets = 64 (four-way set associative caches).
- Replacement policy = LRU.

# 3.2 Parallel Bechmark Programs

The experiment uses four different parallel benchmark programs: FFT, Simple, Speech and Weather. As mentioned in Background section, these programs have already been optimized with parallel programming model to fully utilizing the SMP resources.

The FFT program is an application that simulates the fluid dynamics with FFT with parallel programming. The Weather program is the parallel version of the WEATHER application, which is used for weather forecasting. The serial version is from NASA Space Flight Center, Greenbelt, Md [1]. The Simple and Speech benchmark programs are also the parallelized version of some classic benchmark sequential programs.

Since the architecture configuration is 8 processors in SMP, we have to download the specific 8-processors version of the benchmark programs which can be found in SMPCache website.

## 3.3 Results

Below table shows the **hits/misses** statistics of different cache coherence protocols for different Benchmarks:

|         | MSI                   | MESI                  | Dragon              |
|---------|-----------------------|-----------------------|---------------------|
| FFT     | 627,839 / 303,529     | 620,892 / 303,529     | 869,364 / 62,004    |
| Simple  | 2,183,451 / 1,195,383 | 2,182,353 / 1,196,481 | 2,462,066 / 916,768 |
| Speech  | 424,905 / 1,048,658   | 470,959 / 1,002,604   | 678,755 / 794,808   |
| Weather | 2,877,482 / 1,092,991 | 2,876,625 / 1,093,849 | 3,104,633 / 865,840 |

Below table shows the **miss rate** of different cache coherence protocols for different Benchmarks:

|         | MSI     | MESI    | Dragon  |
|---------|---------|---------|---------|
| FFT     | 32.590% | 32.590% | 6.657%  |
| Simple  | 35.379% | 35.411% | 27.133% |
| Speech  | 71.165% | 68.039% | 53.938% |
| Weather | 27.528% | 27.550% | 21.807% |

# 4. Analysis

From the experiment statistics mentioned in previous section, we generated the bar chart of the miss rate on different cache coherence protocols (See the charts at the end of this section).

As shown in the figures, the Dragon protocol always has the best performance (lowest miss rate) on cache coherence. This result matches the expectation for the three protocols, which determined by their writing policy.

The reason is, as mentioned in Background section, both MSI and MESI are using write-invalidate policy to manage the cache consistence. As a write operation of the shared cache line is observed, invalidate-based protocols only changes the state of the cache lines which share the copy of same memory location to invalid state, and the cache miss happens when other processor access those invalid cache lines. Finally, the missed accessing will force the invalid cache line to update the content from other up-to-date cache line or the main memory and change the state back to shared again.

Meanwhile, the Dragon protocol adopts write-update policy. In this updated based policy, it immediately updates other shared cache lines if the updated cache line is in Shared-Clean or Shared-Dirty state. Obviously, comparing with write-invalidate, write-update policy will reduce the miss rate since the cache lines in Shared- states are always up-to-date. However, it may causes some overhead on the bus for the aggressive updating policy.

By comparing MSI and MESI, we can see the performance of these two write-invalidate protocols variant with different benchmark programs. More specifically, MSI and MESI got the same miss rate for the FFT benchmark case, MSI has lower miss rate than MESI in the Simple benchmark, MESI has lower miss rate than MSI in the Speech benchmark, and MSI took the lower miss rate in the Weather benchmark test.

The reason for this variant miss rate of MSI and MESI is that both of are using the same write-invalidate policy. It determines that these two protocols do not take advantages of each other in the cache hits/misses rate. However, comparing with MSI, the MESI protocol has an extra "Exclusive" state which is designed for reducing the bus overhead caused by writing the blocks that only exist in one single cache. This difference makes the behavior pattern of MESI is more complicated than MSI. Since the programming models and algorithms are distinguished among these four different benchmark programs, the number of Exclusive state cache line (the memory block accessed by on one processor at the same time) are also variant. Therefore, the similar but variant performance of the cache miss rate for MSI and MESI protocols make sense.















## 5. Conclusion

From the experiment and the analysis of the result, we can draw the conclusion.

The update-based protocol always has lower cache miss rate than the invalidation-based protocol. This situation are applicable to general applications. Meanwhile, the miss rate of MSI and MESI are variant with different benchmark programs. The use of concrete cache coherence protocol does not always improve the performance of multiprocessor system. Write-update protocol may reduces the cache miss rate but introduces extra overhead for aggressive and intensive updating policy, while the cache coherence performance of MSI and MESI are variant with different benchmark programs.

## 6. Reference

[1]. SMPCache http://arco.unex.es/smpcache/

[2]. MSI Protocol https://en.wikipedia.org/wiki/MSI\_protocol [3]. MESI Protocol https://en.wikipedia.org/wiki/MESI\_protocol https://en.wikipedia.org/wiki/Dragon\_protocol

[5]. Symmetric multiprocessing
[6]. Introduction to Parallel Computing

https://en.wikipedia.org/wiki/Symmetric\_multiprocessing
Barney Blaise - Lawrence Livermore National

Laboratory

[7]. Parallel Computing <a href="https://en.wikipedia.org/wiki/Parallel\_computing">https://en.wikipedia.org/wiki/Parallel\_computing</a>

# 7. Appendix





















